Power-Constrained Testing of VLSI Circuits
Bashir M. Al-Hashimi Nicola Nicolici
Verkauft von Books Puddle, New York, NY, USA
AbeBooks-Verkäufer seit 22. November 2018
Neu - Softcover
Zustand: Neu
Anzahl: 4 verfügbar
In den Warenkorb legenVerkauft von Books Puddle, New York, NY, USA
AbeBooks-Verkäufer seit 22. November 2018
Zustand: Neu
Anzahl: 4 verfügbar
In den Warenkorb legenpp. 192.
Bestandsnummer des Verkäufers 2614419236
Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.
Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.
This text focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. It surveys existing techniques and presents several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths.
„Über diesen Titel“ kann sich auf eine andere Ausgabe dieses Titels beziehen.
We accept return for those books which are received damamged. Though we take appropriate care in packaing to avoid such situation.