Anbieter: CONTINENTAL MEDIA & BEYOND, Ocala, FL, USA
EUR 28,44
Währung umrechnenAnzahl: 1 verfügbar
In den WarenkorbHardcover. Zustand: Used: Good. 2003 hardcover no dj as issued xlibrary copy withdrawn stamp on edge of pages/ in book clean text 178 pages::: J-10.
Anbieter: Zubal-Books, Since 1961, Cleveland, OH, USA
EUR 34,77
Währung umrechnenAnzahl: 1 verfügbar
In den WarenkorbZustand: Good. 178 pp., Hardcover, ex library else text clean and binding tight. - If you are reading this, this item is actually (physically) in our stock and ready for shipment once ordered. We are not bookjackers. Buyer is responsible for any additional duties, taxes, or fees required by recipient's country.
Verlag: Kluwer Academic Publishers, New York, NY, 2003
ISBN 10: 140207235X ISBN 13: 9781402072352
Sprache: Englisch
Anbieter: Grand Eagle Retail, Bensenville, IL, USA
EUR 105,38
Währung umrechnenAnzahl: 1 verfügbar
In den WarenkorbHardcover. Zustand: new. Hardcover. Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density. This text focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented. Focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. This text surveys existing techniques and presents several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths. Shipping may be from multiple locations in the US or from the UK, depending on stock availability.
EUR 103,04
Währung umrechnenAnzahl: Mehr als 20 verfügbar
In den WarenkorbZustand: New.
EUR 103,04
Währung umrechnenAnzahl: 15 verfügbar
In den WarenkorbZustand: New.
Verlag: Springer-Verlag New York Inc., New York, NY, 2010
ISBN 10: 1441953159 ISBN 13: 9781441953155
Sprache: Englisch
Anbieter: Grand Eagle Retail, Bensenville, IL, USA
Erstausgabe
EUR 105,40
Währung umrechnenAnzahl: 1 verfügbar
In den WarenkorbPaperback. Zustand: new. Paperback. Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented. This text focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. It surveys existing techniques and presents several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths. Shipping may be from multiple locations in the US or from the UK, depending on stock availability.
Anbieter: Lucky's Textbooks, Dallas, TX, USA
EUR 103,35
Währung umrechnenAnzahl: Mehr als 20 verfügbar
In den WarenkorbZustand: New.
Anbieter: Lucky's Textbooks, Dallas, TX, USA
EUR 103,69
Währung umrechnenAnzahl: Mehr als 20 verfügbar
In den WarenkorbZustand: New.
EUR 122,78
Währung umrechnenAnzahl: 15 verfügbar
In den WarenkorbZustand: As New. Unread book in perfect condition.
Anbieter: Ria Christie Collections, Uxbridge, Vereinigtes Königreich
EUR 111,75
Währung umrechnenAnzahl: Mehr als 20 verfügbar
In den WarenkorbZustand: New. In.
Anbieter: Ria Christie Collections, Uxbridge, Vereinigtes Königreich
EUR 111,75
Währung umrechnenAnzahl: Mehr als 20 verfügbar
In den WarenkorbZustand: New. In.
Anbieter: GreatBookPricesUK, Woodford Green, Vereinigtes Königreich
EUR 111,74
Währung umrechnenAnzahl: Mehr als 20 verfügbar
In den WarenkorbZustand: New.
EUR 139,52
Währung umrechnenAnzahl: 4 verfügbar
In den WarenkorbZustand: New. pp. 192.
Verlag: Kluwer Academic Publishers, 2003
ISBN 10: 140207235X ISBN 13: 9781402072352
Sprache: Englisch
Anbieter: Kennys Bookshop and Art Galleries Ltd., Galway, GY, Irland
EUR 149,84
Währung umrechnenAnzahl: 15 verfügbar
In den WarenkorbZustand: New. Focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. This text surveys existing techniques and presents several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths. Series: Frontiers in Electronic Testing. Num Pages: 189 pages, biography. BIC Classification: TJFD. Category: (P) Professional & Vocational; (UP) Postgraduate, Research & Scholarly; (UU) Undergraduate. Dimension: 297 x 210 x 12. Weight in Grams: 990. . 2003. Hardback. . . . .
Anbieter: Revaluation Books, Exeter, Vereinigtes Königreich
EUR 151,42
Währung umrechnenAnzahl: 2 verfügbar
In den WarenkorbPaperback. Zustand: Brand New. 180 pages. 9.25x6.10x0.44 inches. In Stock.
Anbieter: GreatBookPricesUK, Woodford Green, Vereinigtes Königreich
EUR 172,14
Währung umrechnenAnzahl: Mehr als 20 verfügbar
In den WarenkorbZustand: As New. Unread book in perfect condition.
Anbieter: Mispah books, Redhill, SURRE, Vereinigtes Königreich
EUR 162,66
Währung umrechnenAnzahl: 1 verfügbar
In den WarenkorbPaperback. Zustand: Like New. Like New. book.
EUR 194,85
Währung umrechnenAnzahl: Mehr als 20 verfügbar
In den WarenkorbZustand: As New. Unread book in perfect condition.
Verlag: Kluwer Academic Publishers, 2003
ISBN 10: 140207235X ISBN 13: 9781402072352
Sprache: Englisch
Anbieter: Kennys Bookstore, Olney, MD, USA
EUR 188,32
Währung umrechnenAnzahl: 15 verfügbar
In den WarenkorbZustand: New. Focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. This text surveys existing techniques and presents several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths. Series: Frontiers in Electronic Testing. Num Pages: 189 pages, biography. BIC Classification: TJFD. Category: (P) Professional & Vocational; (UP) Postgraduate, Research & Scholarly; (UU) Undergraduate. Dimension: 297 x 210 x 12. Weight in Grams: 990. . 2003. Hardback. . . . . Books ship from the US and Ireland.
Verlag: Springer-Verlag New York Inc., New York, NY, 2010
ISBN 10: 1441953159 ISBN 13: 9781441953155
Sprache: Englisch
Anbieter: AussieBookSeller, Truganina, VIC, Australien
Erstausgabe
EUR 189,51
Währung umrechnenAnzahl: 1 verfügbar
In den WarenkorbPaperback. Zustand: new. Paperback. Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented. This text focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. It surveys existing techniques and presents several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths. Shipping may be from our Sydney, NSW warehouse or from our UK or US warehouse, depending on stock availability.
Verlag: Kluwer Academic Publishers, New York, NY, 2003
ISBN 10: 140207235X ISBN 13: 9781402072352
Sprache: Englisch
Anbieter: AussieBookSeller, Truganina, VIC, Australien
EUR 202,60
Währung umrechnenAnzahl: 1 verfügbar
In den WarenkorbHardcover. Zustand: new. Hardcover. Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density. This text focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented. Focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. This text surveys existing techniques and presents several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths. Shipping may be from our Sydney, NSW warehouse or from our UK or US warehouse, depending on stock availability.
Anbieter: moluna, Greven, Deutschland
EUR 92,27
Währung umrechnenAnzahl: Mehr als 20 verfügbar
In den WarenkorbZustand: New. Dieser Artikel ist ein Print on Demand Artikel und wird nach Ihrer Bestellung fuer Sie gedruckt. This text focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. It surveys existing techniques and presents several test automation techniques for redu.
Anbieter: moluna, Greven, Deutschland
EUR 92,27
Währung umrechnenAnzahl: Mehr als 20 verfügbar
In den WarenkorbGebunden. Zustand: New. Dieser Artikel ist ein Print on Demand Artikel und wird nach Ihrer Bestellung fuer Sie gedruckt. This text focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. It surveys existing techniques and presents several test automation techniques for redu.
Anbieter: Majestic Books, Hounslow, Vereinigtes Königreich
EUR 146,34
Währung umrechnenAnzahl: 4 verfügbar
In den WarenkorbZustand: New. Print on Demand pp. 192 49:B&W 6.14 x 9.21 in or 234 x 156 mm (Royal 8vo) Perfect Bound on White w/Gloss Lam.
Verlag: Springer-Verlag New York Inc., 2003
ISBN 10: 140207235X ISBN 13: 9781402072352
Sprache: Englisch
Anbieter: THE SAINT BOOKSTORE, Southport, Vereinigtes Königreich
EUR 137,24
Währung umrechnenAnzahl: Mehr als 20 verfügbar
In den WarenkorbHardback. Zustand: New. This item is printed on demand. New copy - Usually dispatched within 5-9 working days 1020.
Anbieter: Biblios, Frankfurt am main, HESSE, Deutschland
EUR 147,98
Währung umrechnenAnzahl: 4 verfügbar
In den WarenkorbZustand: New. PRINT ON DEMAND pp. 192.